Homework #3

## Problem 1 - 35 points total

We will design part of a set of logic circuits that tests numbers for divisibility for certain prime numbers as part of an information encryption system. The binary number A is represented by a four bit unsigned number:  $A = (a_3; a_2; a_1; a_0)$  where  $a_0$  is the least significant bit, etc. The circuit you must design will have a single **output**, F, which must take on the value of 1 if A is divisible by 3 or 7 and zero otherwise, except when A = 0 (which is "technically" divisible by any number) for which case we want F = 0.

(a) Give the truth table for F as a function of  $a_3$ ;  $a_2$ ;  $a_1$ ;  $a_0$ .

(5 pts)

|    |    |    | The second |     |     |
|----|----|----|------------|-----|-----|
|    | ao | a, | $a_2$      | az  | F   |
| 0  | 0  | 0  | 0          | 0   | 0   |
| 1  | 0  | 0  | 0          | 1/1 | 0   |
| 2  | 0  | 0  | 1          | 0   | 0   |
| 3  | 0  | 0  | 1          | 1   |     |
| 4  | 0  | 1  | 0          | 0   | 0   |
| 5  | 0  | 1  | 0          | 1   | 0   |
| 6  | 0  | 1  | 1          | 0   | 1   |
| 7  | 0  | 1  | 1          | 1   | (1) |
| 8  | 1  | 0  | 0          | 0   | 0   |
| 9  | 1  | 0  | 0          | 1   | 1   |
| 10 | 1  | 0  | Polo       | 0   | 0   |
| 11 | 1  | 0  | 1          | 1   | 0   |
| 12 | 1  | 1  | 0          | 0   | 1   |
| 13 | ١  | 1  | C          | ) ( | 0   |
| 14 | 1  | 1  | 1          | 0   | 0   |
| 15 | 1  | 1  | 1          | 1   | 1   |

(b) Write out the canonical sum of Minterms expression for 
$$A_1$$
 and  $A_2$  and  $A_3$  and  $A_4$  and  $A_4$  and  $A_5$  and  $A_6$  and  $A_6$ 

(c) Obtain a simplified expression for F using a Karnaugh Map.

(5 pts)

Label essential prime implicants (EPI) with asterisk sign on the K-Map!



$$\underline{\alpha_1\alpha_2} + \underline{\alpha_0\alpha_1\alpha_3} + \underline{\alpha_0\alpha_2\alpha_3} + \underline{\alpha_0\overline{\alpha_1}\alpha_2\alpha_3}$$

(d) Draw the combinational logic circuit diagram that implements F. (5 pts)



(e) Write the Verilog code for the combinational logic circuit diagram that implements F. (5 pts)

module PROBLEM 1 (F, ao, a1, a2, a3);
output F;
input ao, a1, a2, a3;
assign F= (a0 & a1 & ~a3) | (a0 & ~a1 & ~a2 & a3) (~ao & a2 & a3) | (a1 & a2);
endmodule



$$\overline{F} = \overline{a_1 a_2} \cdot \overline{a_0 a_1 \overline{a_3}} \cdot \overline{a_0 a_2 a_3} \cdot \overline{a_0 \overline{a_1} \overline{a_2} a_3}$$















# Problem 2 - 20 points total

For each of the following truth tables, use a Karnaugh map to produce a simplified sum of products expression.

The X's in the tables indicate "don't cares". Be sure to show your Karnaugh map with clearly circled groups that correspond to your sum of products solution. Please draw your final Karnaugh maps, clearly labeled and the resulting simplified logic expressions next to them. (5 pts)

#### (a) Three Variable Map

| X | Y   | Z | А |
|---|-----|---|---|
| 0 | 0   | 0 | 0 |
| 0 | 0   | 1 | 0 |
| 0 | 1   | 0 | 1 |
| 0 | 0 1 | 1 | 1 |
| 1 | 0   | 0 | 1 |
| 1 | 0   | 1 | 0 |
| 1 | 1   | 0 | 1 |
| 1 | 1   | 1 | 0 |



F = XY + XZ

## (b) Four Variable Map

| W       | X | Υ  | Z | F                                              |
|---------|---|----|---|------------------------------------------------|
| 0       | 0 | 0  | 0 | 1                                              |
| 0 0 0 0 | 0 | 0  | 1 | 1<br>1<br>0<br>1<br>0<br>0<br>1<br>1<br>0<br>1 |
| 0       | 0 | 1  | 0 | 1                                              |
| 0       | 0 | 1  | 1 | 0                                              |
| 0       | 1 | 0  | 0 | 1                                              |
| 0       | 1 | 0  | 1 | 0                                              |
| 0       | 1 | -1 | 0 | 0                                              |
| 0       | 1 | 1  | 1 | 1                                              |
| 1       | 0 | 0  | 0 | 1                                              |
| 1       | 0 | 0  | 1 | 0                                              |
| 1       | 0 | 1  | 0 | 1                                              |
|         | 0 | 1  | 1 | 1                                              |
| 1       | 1 | 0  | 0 | 0                                              |
| 1       | 1 | 0  | 1 | 0                                              |
|         | 1 | 1  | 0 |                                                |
| 1       | 1 | 1  | 1 | 0                                              |



F= WXZ + WXY + WXY + XZ + XYZ + WYZ









# Problem 3 - 45 points total

For the function given:

$$F = (A + B + C) \cdot (A + B' + C) \cdot (A + B' + C') \cdot (A' + B' + C')$$

(a) Produce a truth table that expresses F as a function of A, B, and C. (5 pts) Note: You can do this on Logisim also.

|      |     |    | White the same | to the Children of |
|------|-----|----|----------------|--------------------|
|      | A   | В  | C              | E                  |
|      | 0   | 0  | 0              | 0                  |
| -    | 0   | 0  | 1              | -                  |
|      | 0   | 1  | 0              | 0                  |
| - 13 | 0   | 10 | 1              | 0                  |
|      | 1   | 0  | 0              | 1                  |
|      | 1   | 0  | 1              | 1                  |
| -    | - 1 | 1  | 0              | 1                  |
| -    | 1   | 1  |                | 0                  |
|      |     |    |                |                    |

(b) Use a Karnaugh map to produce a simplified sum of products form. (Show both the Karnaugh map and Sum of Product expression.) (5 pts)

| AB   |       |            |       |        |
|------|-------|------------|-------|--------|
| C    | 00    | 01         | 0 11  | 10     |
| 0    | 0     | 0          |       |        |
| 1-   | 0     | 0          | 0     | 1      |
| S0b= | AC+ E | 3C, 18C, 1 | ₩ - × | S Mark |

(A+B+C). (A+B'+C). (A+B'+C'). (A+B'+C') (0+0+0). (0+1+0). (0+1+1). (1+1+1) (0,0,0) (0+0+1). (0+1+1). (0+1+0). (1+1+0) = 1 (0,0,1) (0+1+0). (0+0+0). (0+0+1). (1+0+1) = 0 (0,1,0) (0+1+1). (0+0+1). (0+0+0). (1+0+0) =0 (0,1,1) (1,0,0) (1+0+0).(1+1+0).(1+1+1).(0+1+1) = 1(1,0,1) (1+0+1).(1+1+1).(1+1+0).(0+1+0) = 1(1,1,0) (1+1+0).(1+0+0).(1+0+1).(0+0+1) = 1(1+1+1). (1+0+1). (1+0+0). (0+0+0) = 0 (1,1,1)





(d) Use a Karnaugh map to produce a simplified product of sums (POS) form. (Show both the K- map and simplified expression.)

POS = ((c+A).(B+6)

(5 pts)



(e) Draw the circuit diagram of a NOR gate only implementation from your simplified product of sums (POS) expression. (15 pts)

F= ((+A). (c'+B')

Double complement

F = ((+A). (C'+B') = (C+A) + (C'+

Demorganis NOR NO

can

NOR

2 level

implementation of NOR Gate

